Careers
Careers

job details

Back to jobs search

Jobs search results

2,404 jobs matched
Back to jobs search

Staff Static Timing Analysis Lead, Cloud

GoogleSunnyvale, CA, USA

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related technical field or equivalent practical experience.
  • 8 years of experience with Static Timing Analysis (STA) activities, including project planning, scheduling, task allocation, and progress tracking for SOC projects.
  • Experience in the analysis and cross-chip clock distribution networks.
  • Experience with Electronic Design Automation (EDA) tools (e.g., Primetime, Tempus, Timevision, STAR-RC) including their technical commands for timing analysis, timing closure, parasitic extraction, noise glitch, and cross-talk.
  • Experience in achieving full-chip timing convergence and authoring, reviewing, and validating timing constraints (SDC) across designs.

Preferred qualifications:

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • 12 years of experience in Static Timing Analysis.
  • 5 years of experience in leading STA activities for SOC.
  • Experience in extraction of design parameters, QoR metrics, and analyzing data trends.
  • Knowledge of semiconductor device physics and SPICE simulation and full-chip static timing topics.
  • Ability to deliver on-time STA sign-off and chip delivery including STA flow/methodology, STA flow ownership, timing constraint validation, and timing ECO implementation to achieve successful tape-outs and shipping silicon.

About the job

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

As a Static Timing Analysis (STA) Lead, you will lead timing margin derivation, constraint development and validation, and timing closure of large, high performance compute Application-specific integrated circuits (ASICs). You will develop static timing methodologies, margins, automation scripts, and write documentation. Additionally, you will work with architecture, logic design, and Design for testing (DFT) teams to fully implement cross-functional design requirements.

The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

The US base salary range for this full-time position is $183,000-$271,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Lead effort for timing constraint creation and validation, timing analysis and timing Engineering Change Order (ECO) creation, and final timing sign-off for ASICs.
  • Drive both static timing analysis methodology development and support, as well as chip implementation and timing signoff execution.
  • Develop, support and execute implementation flows around industry-standard static timing and parasitic extraction tools.
  • Interface with the broader team to triage and resolve reported technical issues, escalating tool-related problems to Electronic Design Automation (EDA) vendors and delivering timely and effective solutions.
  • Lead collaboration with RTL design and DFT team for high quality integrations and timing constraints.

Information collected and processed as part of your Google Careers profile, and any job applications you choose to submit is subject to Google's Applicant and Candidate Privacy Policy.

Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law. See also Google's EEO Policy, Know your rights: workplace discrimination is illegal, Belonging at Google, and How we hire.

If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form.

Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting.

To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes.

Google apps
Main menu