ASIC Power Architect, Silicon
- linkCopy link
- emailEmail a friend
Minimum qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
- 4 years of experience with ASIC power management or low power design/methodology.
- Experience with ASIC low power flows and power management concepts.
Preferred qualifications:
- Master's degree or PhD in Electronics or Computer Engineering/Science, with an emphasis on computer architecture, performance and power analysis.
- Experience with low power architectures and optimization techniques (e.g., multi Vth/voltage domain design, clock gating, power gating).
- Experience with one or more of the following areas, such as ASIC power modeling and estimation, defining power goals, power management IP and sensors, peak power management/detection/mitigation, in-rush current, adaptive clock distribution.
- Experience with full product delivery cycle, Power Management Integrated Circuit (PMIC), Switched-Mode Power Supply (SMPS), Low-Dropout Regulator (LDO) and power delivery networks.
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
Responsibilities
- Define and drive low power solutions for Google SoCs to optimize Power Performance Area (PPA) under peak current and thermal constraints.
- Define power Key Performance Indicator (KPIs) and SoC/IP-level power goals, guide architecture, design and implementation to achieve power goals, and track power throughout the design cycle.
- Propose and drive power optimizations throughout the design process from concept to mass productization.
- Perform algorithm development, modeling and analysis of various low power approaches. Drive power-performance trade-off analysis for engineering reviews and product roadmap decisions.
- Model SoC and IP-level power and perform power rollups. Perform post-silicon characterization and productization of power features.
Information collected and processed as part of your Google Careers profile, and any job applications you choose to submit is subject to Google's Applicant and Candidate Privacy Policy.
Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law. See also Google's EEO Policy, Know your rights: workplace discrimination is illegal, Belonging at Google, and How we hire.
If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form.
Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting.
To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes.